Description
Programmable Logic Design has become a core technology utilized in building electronic systems. By integrating soft-core or hardcore processors, these devices have evolved to complete systems on a chip, steadily augmenting or even displacing general purpose processors. In particular, high performance computing is mostly archived with FPGAs.
This Workshop is intended to give participants a quick start and hands on practice needed for implementing cutting edge projects especially in domains like VLSI, Embedded Systems, Computer Architecture, Communication, DSP, Control and automation Biomedical etc., targeting FPGA /ASIC.
Session Date: 1st January, 2024
Duration : 65 Hours (Theory: 13 hours & Lab : 52 hours)
Intended Audience
Engineering students, recent graduates and young professionals with Basic knowledge of any programming language (Preferably C) is recommended.
Mode of Delivery
Theory sessions shall be delivered through ONLINE mode using recorded lectures by NPTEL.
Lab demo (recorded) and live sessions (if any) shall be delivered through ONLINE mode by NIELIT Calicut.
Lab experiments and Mini Project shall be done through Open source/ Licence free tools.
Registration
Selection will be based on ‘first come first serve basis’ among eligible registrants. Registration will be closed once sufficient number of candidates for a batch has registered.
Welcome mail will be sent by NIELIT Calicut to their registered email a day prior to start day of the course.
Registration Link :
https://pages.razorpay.com/pl_MkT353aG6CH7ZE/view
Support Desk
Workshop Coordinator:
Name : R. Nandakumar
Phone : 9995427802
Mail ID : nanda@nielit.gov.in, nanda@calicut.nielit.in
For Queries/Support :
Name : S.G Sreejeesh
Phone : 9447769756
Mail ID : sreejeesh@nielit.gov.in, sree@calicut.nielit.in
Profile of the Instructor
Dr. Jayaraj U Kidav
Scientist ‘G’, NIELIT Aurangabad
Educational Qualifications:
PhD (ECE) Specialized in VLSI Signal Processing.
M.E (ECE) Specialized in VLSI Design
Experience:
R&D EXPERIENCE: 20+Years
Position and Organization
Scientist, NIELIT Calicut ( Electronic System Engineering, VLSI/ASIC/IPCore Design, Training) – 11 years
R & D Engineer, IBM India Pvt Ltd.,Systems & Technology Group, VLSI Processor Division (FPGA Emulation/Prototyping, RISC CPU Core modules design and development) – 3 years
Scientist, Defence R&D Organization (NPOL Cochin), Signal Processing Systems Division (Signal Processing Hardware and Software Development) – 5 years
AWARDS
- Received DRDO (NPOL) Award for Developing Parallel Processing DSP Hardware
- Received IBM award for Developing SoC FPGA Emulation platform
R & D Labs Established at NIELIT Calicut
- Advanced VLSI System Design Lab
- Funded R & D Lab for Medical Ultrasound research
- Chip to System Design Lab
- Swadeshi Microprocessor-based Remote Embedded System Design Lab
- Skilled Manpower Advance Research and Training (SMART) Facility
2. Nandakumar.R
Scientist ‘D’, NIELIT Calicut
Educational Qualifications:
M.E (ECE) , MBA
Experience:
Total EXPERIENCE: 15 Years
Position and organization:
Scientist, NIELIT Calicut, Electronic System Engineering, VLSI/ASIC/IPCore Design, Training
Adhoc Faculty, NIT Calicut
AWARDS:
- IEEE Outstanding Young Professional Award (R10-Asia Pacific) 2015
R & D Labs Co-Established at NIELIT Calicut
- Advanced VLSI System Design Lab
- Chip to System Design Lab
- Swadeshi Microprocessor-based Remote Embedded System Design Lab
- Skilled Manpower Advance Research and Training (SMART) Facility
3. Sreejeesh SG
Senior Technical Officer, NIELIT Calicut
Educational Qualifications:
M.Tech (By Research) , B.Tech (ECE)
R&D EXPERIENCE: 15+Years
Position and Organization
Senior Technical Officer, NIELIT Calicut (VLSI/FPGA/ASIC/IPCore Design, Training) – 15 years.
R & D Labs Co-Established at NIELIT Calicut
- Advanced VLSI System Design Lab
- Funded R & D Lab for Medical Ultrasound research
- Chip to System Design Lab
- Swadeshi Microprocessor-based Remote Embedded System Design Lab
- Skilled Manpower Advance Research and Training (SMART) Facility
Reviews
There are no reviews yet.