Description
Design Verification in VLSI is a critical and time-intensive step in the product development process. Its primary goal is to ensure that the product or system design complies with specified standards and requirements. In fact, it typically accounts for about 80% of the total time allocated for the product development process. Many foundries place significant emphasis on testing and verification, which are crucial at every stage of VLSI design.
System Verilog is a hardware description and verification language that plays a crucial role in the field of electronic design automation (EDA) and integrated circuit (IC) design. It’s an extension of Verilog, which was originally developed for digital design and simulation. System Verilog adds powerful features specifically designed to facilitate verification, such as enhanced data types; object oriented programming capabilities, assertions, constraints, coverage and parallel or concurrent threads. This make system Verilog a vital tool in the development of complex digital systems
This course offers a comprehensive introduction to the primary enhancements that System Verilog brings to the Verilog hardware description language (HDL). It also illustrates the advantages of these new features and illustrates how design and verification processes can become more efficient and productive with the utilization of System Verilog constructs.
Session Date : 6th January, 2025
Duration : 65 Hours (Theory: 13 hours & Lab : 52 hours)
Profile of the Instructor(s)
Mr Nandakumar.R
Scientist ‘D’, NIELIT Calicut
Educational Qualifications:
M.E (ECE) , MBA
Total EXPERIENCE: 15 Years
Position and Organization:
Scientist, NIELIT Calicut, Electronic System Engineering, VLSI/ASIC/IPCore Design, Training
Adhoc Faculty, NIT Calicut
AWARDS:
- IEEE Outstanding Young Professional Award (R10-Asia Pacific) 2015
R & D Labs Co-Established at NIELIT Calicut
- Advanced VLSI System Design Lab
- Chip to System Design Lab
- Swadeshi Microprocessor-based Remote Embedded System Design Lab
- Skilled Manpower Advance Research and Training (SMART) Facility
Mr Sreejeesh SG
Senior Technical Officer, NIELIT Calicut
Educational Qualifications:
M.Tech (By Research), B.Tech (ECE)
R&D EXPERIENCE: 15+Years
Position and Organization:
Senior Technical Officer, NIELIT Calicut (VLSI/FPGA/ASIC/IPCore Design, Training) – 15 years.
R & D Labs Co-Established at NIELIT Calicut
- Advanced VLSI System Design Lab
- Funded R & D Lab for Medical Ultrasound research
- Chip to System Design Lab
- Swadeshi Microprocessor-based Remote Embedded System Design Lab
- Skilled Manpower Advance Research and Training (SMART) Facility
Intended Audience
Engineering students, recent graduates and young professionals with back ground in Digital Electronics.
Perquisites for the program
Verilog HDL Knowledge / Lab Workshop on FPGA Architecture and Programming using Verilog HDL /Lab Workshop on ARM Based SoC Design/Lab Workshop on Advanced ARM SoC Design.
Mode of Delivery
Theory sessions shall be delivered through ONLINE mode using recorded lectures by NPTEL.
Lab demo (recorded) and live sessions shall be delivered through ONLINE mode by NIELIT Calicut.
Lab experiments and Mini Project shall be done through the Remote SMART lab at NIELIT Calicut.
Registration
Selection will be based on ‘first come first serve basis’ among eligible registrants. Registration will be closed once sufficient number of candidates for a batch has registered.
Welcome mail will be sent by NIELIT Calicut to their registered email a day prior to start day of the course.
Registration Link :
https://rzp.io/l/GnlKO0CI0M
Support Desk
Workshop Coordinator:
Name : R. Nandakumar
Phone : 9995427802
Mail ID : nanda@nielit.gov.in, nanda@calicut.nielit.in
For Queries/Support :
Name : S.G Sreejeesh
Phone : 9447769756
Mail ID : sreejeesh@nielit.gov.in, sree@calicut.nielit.in
Reviews
There are no reviews yet.